/*!
    \file    readme.txt
    \brief   description of the TIMERs cascade synchro demo

    \version 2025-08-01, V1.0.0, firmware for gd32c2x1
*/

/*
    Copyright (c) 2025, GigaDevice Semiconductor Inc.

    Redistribution and use in source and binary forms, with or without modification,
are permitted provided that the following conditions are met:

    1. Redistributions of source code must retain the above copyright notice, this
       list of conditions and the following disclaimer.
    2. Redistributions in binary form must reproduce the above copyright notice,
       this list of conditions and the following disclaimer in the documentation
       and/or other materials provided with the distribution.
    3. Neither the name of the copyright holder nor the names of its contributors
       may be used to endorse or promote products derived from this software without
       specific prior written permission.

    THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT,
INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
OF SUCH DAMAGE.
*/

  This example is based on the GD32C231C-EVAL-V1.0 board, it shows
how to synchronize TIMER peripherals in cascade mode.

  /* timers synchronisation in cascade mode ----------------------------
  1/TIMER2 is configured as master timer:
  - PWM mode is used
  - The TIMER2 update event is used as trigger output

  2/TIMER0 is slave for TIMER2,
  - PWM mode is used
  - The ITI2(TIMER2) is used as input trigger
  - external clock mode is used,the counter counts on the rising edges of
  the selected trigger.
  - the TIMER2 update event is used as trigger output.

  -------------------------------------------------------------------- */
  The TIMxCLK frequency is set to CK_AHB 48MHz the prescaler is 48, so the TIMER2
counter clock is 1MHz.

  The master timer TIMER2 is running at TIMER2 frequency :
  TIMER2 frequency = (TIMER2 counter clock)/ (TIMER2 period + 1) = 1000 Hz
and the duty cycle = TIMER2_CH0CC/(TIMER2_CAR + 1) = 50%

  The TIMER0 is running:
  - At (TIMER0 frequency)/ (TIMER0 period + 1) = 500 Hz and a duty cycle
    equal to TIMER0_CH0CC/(TIMER0_CAR + 1) = 50%
